Por favor, use este identificador para citar o enlazar este ítem: http://repositoriodigital.ipn.mx/handle/123456789/14794
Registro completo de metadatos
Campo DC Valor Lengua/Idioma
dc.contributor.authorGarcía Ordaz, José R.-
dc.contributor.authorRamírez Salinas, Marco A.-
dc.contributor.authorVilla Vargas, Luis A.-
dc.contributor.authorMolina Lozano, Herón-
dc.contributor.authorPeredo Macías, Cuauhtémoc-
dc.date.accessioned2013-04-03T19:21:15Z-
dc.date.available2013-04-03T19:21:15Z-
dc.date.issued2012-03-15-
dc.identifier.citationRevista Computación y Sistemas; Vol. 16 No. 1es
dc.identifier.issn1405-5546-
dc.identifier.urihttp://www.repositoriodigital.ipn.mx/handle/123456789/14794-
dc.description.abstractAbstract. Modern reorder buffers (ROBs) were conceived to improve processor performance by allowing instruction execution out of the original program order and run ahead of sequential instruction code exploiting existing instruction level parallelism (ILP). The ROB is a functional structure of a processor execution engine that supports speculative execution, physical register recycling, and precise exception recovering. Traditionally, the ROB is considered as a monolithic circular buffer with incoming instructions at the tail pointer after the decoding stage and completing instructions at the head pointer after the commitment stage. The latter stage verifies instructions that have been dispatched, issued, executed, and are not completed speculatively. This paper presents a design of distributed reorder buffer microarchitecture by using small structures near building blocks which work together, using the same tail and head pointer values on all structures for synchronization. The reduction of area, and therefore, the reduction of power and delay make this design suitable for both embedded and high performance microprocessors.es
dc.description.sponsorshipInstituto Politécnico Nacional - Centro de Investigación en Computación (CIC).es
dc.language.isoen_USes
dc.publisherRevista Computación y Sistemas; Vol. 16 No. 1es
dc.relation.ispartofseriesRevista Computación y Sistemas;Vol. 16 No.1-
dc.subjectKeywords. Superscalar processors, reorder-buffer, instruction window, low power consumption.es
dc.titleA Reorder Buffer Design for High Performance Processorses
dc.title.alternativeDiseño de un búfer de reordenamiento para procesadores de alto desempeñoes
dc.typeArticlees
dc.description.especialidadInvestigación en Computaciónes
dc.description.tipoPDFes
Aparece en las colecciones: Revistas

Ficheros en este ítem:
Fichero Descripción Tamaño Formato  
15_Art. 2_187.pdf554.91 kBAdobe PDFVisualizar/Abrir


Los ítems de DSpace están protegidos por copyright, con todos los derechos reservados, a menos que se indique lo contrario.